# Artificial Intelligence and HPC

Giulio Cesare M. Santo Nikolas Kronemberger Welberth Nascimento

# Summary

- . Context
- 2. High Performance Modeling
- 3. HPC Hardware for Al



## What is AI?

- Science and Engineering of designing intelligent machines
- Aims to utilize computers to simulate the human capacities of decision making and problem solving.

$$\int \frac{\sec^2 t}{1 + \sec^2 t - 3 \tan t} dt$$

$$\int \frac{x^4}{(1 - x^2)^{5/2}} dx$$

$$\int \frac{x dx}{\sqrt{x^2 + 2x + 5}}$$





Deep Blue - 1996



Dall-E - 2021

## What is AI?



Models/programs with the following steps as objectives: perception, reasoning and action.

Models that learn by examples.

Subgroup of ML models that have a **multilayer neural network** architecture and need **many examples** to learn.

# **Challenges in Al - Model Complexity**



Figure 1: Exponential growth of number of parameters in DL models

- Increasing number of model's neurons and layers have increased the number of training parameters exponentially.
- Increasing operations in forward and backpropagation steps

## **Challenges in Al - Data Quantity**



- Complex models need more training data to achieve optimal performance
- Number of training images:
  - First Generation Generative models ~100 k
  - o Dall-E ~ 400 M
- Need for more epochs
- More demanding ETL and Train stages

## **Challenges in AI - Model Optimization**

#### **Neural Architecture Search**



- Search for a combination of hyperparameters that optimizes performance.
- Grid search, Random search, Bayesian search
- Increased model complexity leads to increased hyperparameters and architecture options. This substantially increases the search space size.

## The need for HPC

- With increased model complexity, training models become more time consuming:
  - More parameters to train
  - More data used in each epoch
  - Bigger search space for optimization
  - More epochs are needed

- State of the art DL models take several weeks to train
- Parallelism has been successfully used to:
  - Train models faster
  - Search for optimal hyperparameters combinations
  - Faster inference time



### **Parallelism**

\_\_\_\_

**Data Parallelism:** models replicated into different accelerators (GPUs/TPUs) and dat split between them;

**Model Parallelism:** when models are too large to fit on a single device, they can be divided into partitions, each on a different accelerator



## **Parallelism**

#### Distributed training using data parallelism

Synchronous training

• All workers train and complete updates in sync

 Supported via all-reduce architecture (cross-device communication)

Asynchronous Training

- Each worker trains and completes updates separately
- Supported via parameter server architecture
- More efficient, but can result in lower accuracy and slower convergence



## **Parallelism**

\_ \_ \_

#### **Challenges in Data Parallelism**

#### **Fault Tolerance**

Failures in one worker would cause failure of distribution strategies;

#### **Possible solution**

Save training state and restore upon restart from job failure



(Lots of cross-communication/synchronization)

# **High Performance Ingestion**

#### **Input Pipelines**

Accelerators are expensive. We need to keep then running (avoid under-utilization);

Avoid inefficiencies to make the most of the hardware available

Parallel processing of data, to maximize compute, I/O and Network Resources

#### ETL (Extract, Transform, Load)



# **High Performance Ingestion**



#### **Improved ETL**



## The Raise of Giant Models

#### **Issues Training Huge Networks**

- GPU Memory not Increasing fast as Networks;
- State of the art Image Models Reached Amount of Memory Available in Cloud TPUs;
- Need for large-scale Training of Giant Neural Networks.



Figure 1: Exponential growth of number of parameters in DL models

## The Raise of Giant Models

#### **Overcoming Memory Constraints**

#### **Gradient Accumulation (Mini-Batch)**

#### **Memory Swap**

Copy activations to the CPU/Memory, than back to the Accelerator, and back and forth.

**Data Parallelism** 

**Model Parallelism** 

#### **Pipeline Parallelism**

Batch Gradient Descent

Mini-Batch Gradient Descent

Stochastic Gradient Descent

## The Raise of Giant Models

#### **Pipeline Parallelism**

- Integrate both Model and Data Parallelism
- Divide Mini-batch into micro-batches
- Workers work on different micro-batches in parallel
- Allow models with large amount of parameters





## CPU and GPU for Al



- The Central Processing Unit (CPU) is a general-purpose processing unit with usually 4-16 cores.
- CPUs run complex tasks and facilitate system management.
- Versatility, ease of programming.
- Optimized for sequential processing with limited parallelism.
- Work well with mixed data inputs, such as systems that use both audio and text, and extract, transform, and load (ETL) processes.



- Graphics Processing Units (GPUs) are highly parallel cores (100s or 1,000s) for high-speed graphics rendering.
- Originally designed for graphics; now used in a wide range of computationally intensive applications.
- They deliver high-performance processing, and typically have higher power consumption than CPUs.
- Facilitates both neural network training and Al inferencing.

## FPGA and ASIC for Al



- Field-Programmable Gate Array (FPGA), which are configurable logic gates, consume less power than CPUs and GPUs.
- They can be the best choice when a high degree of flexibility is required.
- Decreased latency larger memory bandwidths result in lower latency than GPUs.
- Relatively difficult to program.
- Poor performance for sequential operations; not good for floating-point operations



- Application-Specific Integrated Circuits (ASICs)
  are custom logic designed using a manufacturer's
  circuit libraries.
- Vision processing units (VPUs), image and vision processors, and co-processors.
- Tensor processing units (TPUs), such as the first TPU developed by Google for its machine learning framework, TensorFlow.
- Neural compute units (NCUs), including those from ARM.
- Longest development time; high cost; cannot be changed without redesigning the silicon.

Source: https://blog.adlinktech.com/2021/02/19/embedded-hardware-processing-ai-edge-gpu-vpu-fpga-asic/

# Types of Computing Device for Al

| Applications              | CPU         | FPGA | GPU         | ASIC | Comments                                                                                                                               |
|---------------------------|-------------|------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------|
| Vision & image processing |             | 1    | 1           | 1    | FPGA may give way to ASIC in high-volume applications                                                                                  |
| Al training               |             |      | 1           |      | GPU parallelism well-suited for processing terabyte data sets in reasonable time                                                       |
| Al inference              | <b>√</b>    | 1    | 1           | 1    | Everyone wants in! FPGAs perhaps leading; high-end CPUs (e.g., Intel's Xeon) and GPUs (e.g., Nvidia's T4) address this market          |
| High-speed Search         | <b>√</b>    | 1    | 1           | 1    | Microsoft's Bing uses FPGAs; Google uses TPU ASIC; CPU needed for coordination & control                                               |
| Industrial motor control  | <b>(√</b> ) | 1    |             | 1    | Many motor-control MCUs and ASICs available; FPGAs offer a quick-turn ASIC alternative                                                 |
| Supercomputer HPC         | /           |      | 1           |      | Majority of TOP500 supercomputers uses some combination of CPUs and GPUs                                                               |
| General-purpose computing | ✓           |      | <b>(✓</b> ) |      | CPU most versatile, flexible option; GPUs beginning to perform some tasks                                                              |
| Embedded control          | ✓           | 1    |             | 1    | CPUs (→ MCU) dominant in low-cost, space-constrained, low-power, mobile applications                                                   |
| Prototyping, low-volume   |             | 1    |             |      | FPGAs best choice for low-volume, high-end applications; also pre-silicon validation, post-silicon validation and firmware development |

Source: https://www.arrow.com/en/research-and-events/articles/fpga-vs-cpu-vs-gpu-vs-microcontroller

MLPerf is a consortium of Al leaders from academia, research labs, and industry whose mission is to "build fair and useful benchmarks" that provide unbiased evaluations of training and inference performance for hardware, software, and services—all conducted under prescribed conditions.



#### Image Classification

Assigns a label from a fixed set of categories to an input image, i.e., applies to computer vision problems. 3 details.



Automatic Speech Recognition (ASR)

Recognize and transcribe audio in real time. ① details.



#### Object Detection (Lightweight)

Finds instances of real-world objects such as faces, bicycles, and buildings in images or videos and specifies a bounding box around each. ① details.



#### Natural Language Processing (NLP)

Understands text by using the relationship between different words in a block of text. Allows for question answering, sentence paraphrasing, and many other languagerelated use cases. 6 details.



#### Object Detection (Heavyweight)

Detects distinct objects of interest appearing in an image and identifies a pixel mask for each. 1 details.



#### Biomedical Image Segmentation

Performs volumetric segmentation of dense 3D images for medical use cases



#### Recommendation

Delivers personalized results in userfacing services such as social media or ecommerce websites by understanding interactions between users and service items. like products or ads. details.



#### Reinforcement Learning

Evaluates different possible actions to maximize reward using the strategy game Go played on a 19x19 grid. 4 details.

#### Source:

# INDUSTRY STANDARD BENCHMARK SUITE FOR AI PERFORMANCE





#### Source:



Source: https://www.hpcwire.com/2021/09/22/the-latest-mlperf-inference-results-nvidia-gpus-hold-sway-but-here-come-cpus-and-intel/#foobox-1/0/Nvidia\_Mlperf\_Datacenter.png

Resnet50 Offline peak performance Offline Inferences/Sec 16x Qualcomm Cloud AI 100 PCIe - 75W 342,011 Inspur NVIDIA 8x A100-SXM-80GB - 500W 329,427 NVIDIA DGX 8x A100-SXM-80GB - 400W 313,516 Dell 10x NVIDIA A100-PCIE-80GB - 300W 310,855 Supermicro 10x NVIDIA A100-PCIe-40GB - 250W 314,905 169,231 8x Qualcomm Cloud Al 100 PCIe - 75W Supermicro 8x NVIDIA A10 Triton - 150W 110,357 Supermicro 8x NVIDIA A10 - 150W 110,197 G482 8x NVIDIA A30 - 165W 153,571

#### NVIDIA AI FASTEST TO TRAIN AT SCALE

Sets All Records and Only Platform to Submit Across All Benchmarks

Time to Train (Lower is Better)



#### Source:

https://www.nvidia.com/en-us/data-center/resources/mlperf-benchmarks/#:~:text=MLPerf%20is%20a%20consortium%20of,all%20conducted%20under%20prescribed%20conditions.

